Local cover image
Local cover image
Amazon cover image
Image from Amazon.com

Vertical 3d memory technologies

By: Material type: TextPublication details: Wiley, 2024.ISBN:
  • 9781118760451
Subject(s): DDC classification:
  • 621.38152 PRI
Online resources: Summary: The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now, and later terrabyte memory blocks, memory macros, and processing cores, can be tightly linked in optimally designed and processed small footprint vertical stacks, then performance can be increased, power reduced and cost contained. This book reviews for the electronics industry engineer, professional and student the critical areas of development for 3D vertical memory chips including: gate-all-around and junction-less nanowire memories, stacked thin film and double gate memories, terrabit vertical channel and vertical gate stacked NAND flash, large scale stacking of Resistance RAM cross-point arrays, and 2.5D/3D stacking of memory and processor chips with through-silicon-via connections now and remote links later. Key features: Presents a review of the status and trends in 3-dimensional vertical memory chip technologies. Extensively reviews advanced vertical memory chip technology and development Explores technology process routes and 3D chip integration in a single reference
List(s) this item appears in: IEEE-Wiley Semiconductor Ebooks
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Call number Materials specified URL Status
E- Books IIT Gandhinagar 621.38152 PRI (Browse shelf(Opens below)) IEEE-Wiley Semiconductor Ebooks Link to resource Available

Include Index

The large scale integration and planar scaling of individual system chips is reaching an expensive limit. If individual chips now, and later terrabyte memory blocks, memory macros, and processing cores, can be tightly linked in optimally designed and processed small footprint vertical stacks, then performance can be increased, power reduced and cost contained. This book reviews for the electronics industry engineer, professional and student the critical areas of development for 3D vertical memory chips including: gate-all-around and junction-less nanowire memories, stacked thin film and double gate memories, terrabit vertical channel and vertical gate stacked NAND flash, large scale stacking of Resistance RAM cross-point arrays, and 2.5D/3D stacking of memory and processor chips with through-silicon-via connections now and remote links later.

Key features:

Presents a review of the status and trends in 3-dimensional vertical memory chip technologies.
Extensively reviews advanced vertical memory chip technology and development
Explores technology process routes and 3D chip integration in a single reference

There are no comments on this title.

to post a comment.

Click on an image to view it in the image viewer

Local cover image
Share


Copyright ©  2022 IIT Gandhinagar Library. All Rights Reserved.