Gain cell embedded DRAMs for low power VLSI systems on chip

Meinerzhagen, P. et. al.

Gain cell embedded DRAMs for low power VLSI systems on chip - Switzerland: Springer, 2018. - ix, 146 p.; pb; 24 cm.

Includes bibliographical references at the end of each chapters and index.

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

9783319868554


Computers
Electronic circuits
Microelectronic
Circuits and Systems
Memory Management
embedded computer system
Integrated circuit
Electronic engineering

004.16 / MEI


Copyright ©  2022 IIT Gandhinagar Library. All Rights Reserved.

Powered by Koha